Silicon Labs /EFM32PG23B310F256IM48 /EUSART2_S /CFG2

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as CFG2

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 (SLAVE)MASTER 0 (IDLELOW)CLKPOL 0 (SAMPLELEADING)CLKPHA 0 (AL)CSINV 0 (AUTOTX)AUTOTX 0 (AUTOCS)AUTOCS 0 (CLKPRSEN)CLKPRSEN 0 (FORCELOAD)FORCELOAD 0SDIV

CSINV=AL, MASTER=SLAVE, CLKPOL=IDLELOW, CLKPHA=SAMPLELEADING

Description

No Description

Fields

MASTER

Main mode

0 (SLAVE): Secondary mode

1 (MASTER): Main mode

CLKPOL

Clock Polarity

0 (IDLELOW): The bus clock used in synchronous mode has a low base value

1 (IDLEHIGH): The bus clock used in synchronous mode has a high base value

CLKPHA

Clock Edge for Setup/Sample

0 (SAMPLELEADING): Data is sampled on the leading edge and set-up on the trailing edge of the bus clock in synchronous mode

1 (SAMPLETRAILING): Data is set-up on the leading edge and sampled on the trailing edge of the bus clock in synchronous mode

CSINV

Chip Select Invert

0 (AL): Chip select is active low

1 (AH): Chip select is active high

AUTOTX

Always Transmit When RXFIFO Not Full

AUTOCS

Automatic Chip Select

CLKPRSEN

PRS CLK Enable

FORCELOAD

Force Load to Shift Register

SDIV

Sync Clock Div

Links

()